startup_stm32f070x6.s 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264
  1. ;*******************************************************************************
  2. ;* File Name : startup_stm32f070x6.s
  3. ;* Author : MCD Application Team
  4. ;* Description : STM32F070x4/STM32F070x6 devices vector table for MDK-ARM toolchain.
  5. ;* This module performs:
  6. ;* - Set the initial SP
  7. ;* - Set the initial PC == Reset_Handler
  8. ;* - Set the vector table entries with the exceptions ISR address
  9. ;* - Branches to __main in the C library (which eventually
  10. ;* calls main()).
  11. ;* After Reset the CortexM0 processor is in Thread mode,
  12. ;* priority is Privileged, and the Stack is set to Main.
  13. ;*******************************************************************************
  14. ;* @attention
  15. ;*
  16. ;* Copyright (c) 2016 STMicroelectronics.
  17. ;* All rights reserved.
  18. ;*
  19. ;* This software is licensed under terms that can be found in the LICENSE file
  20. ;* in the root directory of this software component.
  21. ;* If no LICENSE file comes with this software, it is provided AS-IS.
  22. ;*
  23. ;*******************************************************************************
  24. ;* <<< Use Configuration Wizard in Context Menu >>>
  25. ;
  26. ; Amount of memory (in bytes) allocated for Stack
  27. ; Tailor this value to your application needs
  28. ; <h> Stack Configuration
  29. ; <o> Stack Size (in Bytes) <0x0-0xFFFFFFFF:8>
  30. ; </h>
  31. Stack_Size EQU 0x400
  32. AREA STACK, NOINIT, READWRITE, ALIGN=3
  33. Stack_Mem SPACE Stack_Size
  34. __initial_sp
  35. ; <h> Heap Configuration
  36. ; <o> Heap Size (in Bytes) <0x0-0xFFFFFFFF:8>
  37. ; </h>
  38. Heap_Size EQU 0x200
  39. AREA HEAP, NOINIT, READWRITE, ALIGN=3
  40. __heap_base
  41. Heap_Mem SPACE Heap_Size
  42. __heap_limit
  43. PRESERVE8
  44. THUMB
  45. ; Vector Table Mapped to Address 0 at Reset
  46. AREA RESET, DATA, READONLY
  47. EXPORT __Vectors
  48. EXPORT __Vectors_End
  49. EXPORT __Vectors_Size
  50. __Vectors DCD __initial_sp ; Top of Stack
  51. DCD Reset_Handler ; Reset Handler
  52. DCD NMI_Handler ; NMI Handler
  53. DCD HardFault_Handler ; Hard Fault Handler
  54. DCD 0 ; Reserved
  55. DCD 0 ; Reserved
  56. DCD 0 ; Reserved
  57. DCD 0 ; Reserved
  58. DCD 0 ; Reserved
  59. DCD 0 ; Reserved
  60. DCD 0 ; Reserved
  61. DCD SVC_Handler ; SVCall Handler
  62. DCD 0 ; Reserved
  63. DCD 0 ; Reserved
  64. DCD PendSV_Handler ; PendSV Handler
  65. DCD SysTick_Handler ; SysTick Handler
  66. ; External Interrupts
  67. DCD WWDG_IRQHandler ; Window Watchdog
  68. DCD 0 ; Reserved
  69. DCD RTC_IRQHandler ; RTC through EXTI Line
  70. DCD FLASH_IRQHandler ; FLASH
  71. DCD RCC_IRQHandler ; RCC
  72. DCD EXTI0_1_IRQHandler ; EXTI Line 0 and 1
  73. DCD EXTI2_3_IRQHandler ; EXTI Line 2 and 3
  74. DCD EXTI4_15_IRQHandler ; EXTI Line 4 to 15
  75. DCD 0 ; Reserved
  76. DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1
  77. DCD DMA1_Channel2_3_IRQHandler ; DMA1 Channel 2 and Channel 3
  78. DCD DMA1_Channel4_5_IRQHandler ; DMA1 Channel 4 and Channel 5
  79. DCD ADC1_IRQHandler ; ADC1
  80. DCD TIM1_BRK_UP_TRG_COM_IRQHandler ; TIM1 Break, Update, Trigger and Commutation
  81. DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare
  82. DCD 0 ; Reserved
  83. DCD TIM3_IRQHandler ; TIM3
  84. DCD 0 ; Reserved
  85. DCD 0 ; Reserved
  86. DCD TIM14_IRQHandler ; TIM14
  87. DCD 0 ; Reserved
  88. DCD TIM16_IRQHandler ; TIM16
  89. DCD TIM17_IRQHandler ; TIM17
  90. DCD I2C1_IRQHandler ; I2C1
  91. DCD 0 ; Reserved
  92. DCD SPI1_IRQHandler ; SPI1
  93. DCD 0 ; Reserved
  94. DCD USART1_IRQHandler ; USART1
  95. DCD USART2_IRQHandler ; USART2
  96. DCD 0 ; Reserved
  97. DCD 0 ; Reserved
  98. DCD USB_IRQHandler ; USB
  99. __Vectors_End
  100. __Vectors_Size EQU __Vectors_End - __Vectors
  101. AREA |.text|, CODE, READONLY
  102. ; Reset handler routine
  103. Reset_Handler PROC
  104. EXPORT Reset_Handler [WEAK]
  105. IMPORT __main
  106. IMPORT SystemInit
  107. LDR R0, =__initial_sp ; set stack pointer
  108. MSR MSP, R0
  109. ;;Check if boot space corresponds to test memory
  110. LDR R0,=0x00000004
  111. LDR R1, [R0]
  112. LSRS R1, R1, #24
  113. LDR R2,=0x1F
  114. CMP R1, R2
  115. BNE ApplicationStart
  116. ;; SYSCFG clock enable
  117. LDR R0,=0x40021018
  118. LDR R1,=0x00000001
  119. STR R1, [R0]
  120. ;; Set CFGR1 register with flash memory remap at address 0
  121. LDR R0,=0x40010000
  122. LDR R1,=0x00000000
  123. STR R1, [R0]
  124. ApplicationStart
  125. LDR R0, =SystemInit
  126. BLX R0
  127. LDR R0, =__main
  128. BX R0
  129. ENDP
  130. ; Dummy Exception Handlers (infinite loops which can be modified)
  131. NMI_Handler PROC
  132. EXPORT NMI_Handler [WEAK]
  133. B .
  134. ENDP
  135. HardFault_Handler\
  136. PROC
  137. EXPORT HardFault_Handler [WEAK]
  138. B .
  139. ENDP
  140. SVC_Handler PROC
  141. EXPORT SVC_Handler [WEAK]
  142. B .
  143. ENDP
  144. PendSV_Handler PROC
  145. EXPORT PendSV_Handler [WEAK]
  146. B .
  147. ENDP
  148. SysTick_Handler PROC
  149. EXPORT SysTick_Handler [WEAK]
  150. B .
  151. ENDP
  152. Default_Handler PROC
  153. EXPORT WWDG_IRQHandler [WEAK]
  154. EXPORT RTC_IRQHandler [WEAK]
  155. EXPORT FLASH_IRQHandler [WEAK]
  156. EXPORT RCC_IRQHandler [WEAK]
  157. EXPORT EXTI0_1_IRQHandler [WEAK]
  158. EXPORT EXTI2_3_IRQHandler [WEAK]
  159. EXPORT EXTI4_15_IRQHandler [WEAK]
  160. EXPORT DMA1_Channel1_IRQHandler [WEAK]
  161. EXPORT DMA1_Channel2_3_IRQHandler [WEAK]
  162. EXPORT DMA1_Channel4_5_IRQHandler [WEAK]
  163. EXPORT ADC1_IRQHandler [WEAK]
  164. EXPORT TIM1_BRK_UP_TRG_COM_IRQHandler [WEAK]
  165. EXPORT TIM1_CC_IRQHandler [WEAK]
  166. EXPORT TIM3_IRQHandler [WEAK]
  167. EXPORT TIM14_IRQHandler [WEAK]
  168. EXPORT TIM16_IRQHandler [WEAK]
  169. EXPORT TIM17_IRQHandler [WEAK]
  170. EXPORT I2C1_IRQHandler [WEAK]
  171. EXPORT SPI1_IRQHandler [WEAK]
  172. EXPORT USART1_IRQHandler [WEAK]
  173. EXPORT USART2_IRQHandler [WEAK]
  174. EXPORT USB_IRQHandler [WEAK]
  175. WWDG_IRQHandler
  176. RTC_IRQHandler
  177. FLASH_IRQHandler
  178. RCC_IRQHandler
  179. EXTI0_1_IRQHandler
  180. EXTI2_3_IRQHandler
  181. EXTI4_15_IRQHandler
  182. DMA1_Channel1_IRQHandler
  183. DMA1_Channel2_3_IRQHandler
  184. DMA1_Channel4_5_IRQHandler
  185. ADC1_IRQHandler
  186. TIM1_BRK_UP_TRG_COM_IRQHandler
  187. TIM1_CC_IRQHandler
  188. TIM3_IRQHandler
  189. TIM14_IRQHandler
  190. TIM16_IRQHandler
  191. TIM17_IRQHandler
  192. I2C1_IRQHandler
  193. SPI1_IRQHandler
  194. USART1_IRQHandler
  195. USART2_IRQHandler
  196. USB_IRQHandler
  197. B .
  198. ENDP
  199. ALIGN
  200. ;*******************************************************************************
  201. ; User Stack and Heap initialization
  202. ;*******************************************************************************
  203. IF :DEF:__MICROLIB
  204. EXPORT __initial_sp
  205. EXPORT __heap_base
  206. EXPORT __heap_limit
  207. ELSE
  208. IMPORT __use_two_region_memory
  209. EXPORT __user_initial_stackheap
  210. __user_initial_stackheap
  211. LDR R0, = Heap_Mem
  212. LDR R1, =(Stack_Mem + Stack_Size)
  213. LDR R2, = (Heap_Mem + Heap_Size)
  214. LDR R3, = Stack_Mem
  215. BX LR
  216. ALIGN
  217. ENDIF
  218. END